• Home
  • About Us
    • Partners
    • Careers
  • Products
    • Verification IPs
      • MIPI Verification IPs
      • Networking and SOC Verification IPs
      • Automotive And Serial Bus Verification IPs
      • Storage And Video Verification IPs
    • Memory Models
      • DDR SDRAM Memory Models
      • DFI Verification IPs
      • DIMM Memory Models
      • Flash Memory Models
      • Graphics Memory Models
      • High Bandwidth Memory Models
      • Low Power Memory Models
      • Misc Memory Models
      • Non volatile Memory Models
      • SDRAM Memory Models
      • SRAM Memory Models
    • SimXL - Emulation Models
      • MIPI Synthesizable Transactors
      • Networking and SOC Synthesizable Transactors
      • Automotive And Serial Bus Synthesizable Transactors
      • Storage And Video Synthesizable Transactors
      • DDR SDRAM Memory Synthesizable Transactors
      • Low Power Memory Synthesizable Transactors
      • Graphics Memory Synthesizable Transactors
      • Flash Memory Synthesizable Transactors
      • High Bandwidth Memory Synthesizable Transactors
      • SDRAM Memory Synthesizable Transactors
      • SRAM Memory Synthesizable Transactors
      • Non volatile Memory Synthesizable Transactors
      • DIMM Memory Synthesizable Transactors
      • Misc Memory Synthesizable Transactors
      • DFI Synthesizable Transactors
    • Formal Verification IPs (Assertion IP)
      • Networking and SOC Assertion IPs
      • DDR SDRAM Memory Assertion IPs
      • Low Power Memory Assertion IPs
      • Graphics Memory Assertion IPs
      • High Bandwidth Memory Assertion IPs
      • SDRAM Memory Assertion IPs
      • DFI Assertion IPs
      • Serial Assertion IPs
    • Post Silicon Validation IPs
      • MIPI Post Silicon Validation IPs
    • Design IPs
      • DDR Controller Design IPs
      • Ethernet Design IPs
      • Serial Bus Design IPs
      • Audio Video Design IPs
      • MIPI Design IPs
      • Automotive Design IPs
      • Bridge Design IPs
      • DMA Controller Design IPs
      • Flash Controller Design IPs
      • High Speed Design IPs
  • Customers
  • News & Events
  • Support
  • Contact Us
Products

SpaceWire Verification IP

SpaceWire Verification IP

The SpaceWire Verification IP is compliant with ECSS-E-ST-50-12C specification and verifies SpaceWire interfaces. It includes an extensive test suite covering most of the possible scenarios. It performs all possible protocol tests in a directed or a highly randomized fashion which adds the possibility to create the widest range of scenarios to verify the DUT effectively.

SpaceWire Verification IP is supported natively in SystemVerilog, VMM, RVM, AVM, OVM, UVM, Verilog, SystemC, VERA, Specman E and non-standard verification env

SpaceWire Verification IP comes with optional Smart Visual Protocol Debugger (Smart ViPDebug), which is GUI based debugger to speed up debugging.

Features
  • Compliant with ECSS E‐ST‐50‐12C Standard.
  • Supports speeds between 2 Mb/s and 400 Mb/s.
  • Supports sending packets of information from a source node to a specified destination node.
  • Supports full-duplex point-to-point serial data communication links.
  • Supports Data-Strobe (DS) encoding.
  • Supports encoding/decoding Link interface.
  • Supports flow control and link Initialization.
  • Includes Time-Codes support.
  • Supports all types of errors insertion/detection as given below:
    • Link Errors
    • Disconnect error
    • Parity error
    • Escape sequence error
    • Character sequence error
    • Credit error
    • Empty packet error
    • Network Errors
    • Link error
    • EEP received error
    • Destination address error
  • Provides link error recovery.
  • Supports exchange of silence error recovery procedure.
    • Arbitration schemes supported:
    • Priority based
    • Round‐robin
    • Random arbitration
    • First come first served
  • On-the-fly protocol and data checking.
  • Compliant with Spacewire RMAP standard ECSS E‐ST‐50‐52C.
  • Complete RMAP protocol handling core with memory interface.
  • Configurable burst transfer depth, RMAP data byte order, internal FIFO sizes,verify buffers size.
  • RMAP supports following commands
    • Write
    • Read
    • Read-Modify-write
  • Notifies the test bench of significant events such as transactions, warnings and protocol violations.
  • Status counters for various events on bus.
  • Callbacks in Host and Node for various events.
  • Built in functional coverage analysis.
  • SpaceWire Verification IP comes with complete testsuite to verify each and every feature of SpaceWire specification.
Benefits
  • Faster testbench development and more complete verification of SpaceWire designs.
  • Easy to use command interface simplifies test bench control and configuration of Host and Node.
  • Simplifies results analysis.
  • Runs in every major simulation environment.
SpaceWire Verification Env

    Note: Only mails from offical mail ID will be processed

    Request Datasheet
    Request Evaluation

    SmartDV's SpaceWire Verification env contains following.

  • Complete regression suite containing all the SpaceWire testcases.
  • Examples showing how to connect various components, and usage of Host, Node and Monitor.
  • Detailed documentation of all class, task and function's used in verification env.
  • Documentation also contains User's Guide and Release notes.

About SmartDV
Partners
Careers
Products
Customers
News & Events

Verification IP
Memory Models
SimXL - Emulation Models
Formal Verification IP (Assertion IP)
Post-Silicon Validation IP
Design IP

info@smart-dv.com

Contact Us
Support

Copyright © SmartDV Technologies India Private Limited All rights reserved.