• Home
  • About Us
    • Partners
    • Careers
  • Products
    • Verification IPs
      • MIPI Verification IPs
      • Networking and SOC Verification IPs
      • Automotive And Serial Bus Verification IPs
      • Storage And Video Verification IPs
    • Memory Models
      • DDR SDRAM Memory Models
      • DFI Verification IPs
      • DIMM Memory Models
      • Flash Memory Models
      • Graphics Memory Models
      • High Bandwidth Memory Models
      • Low Power Memory Models
      • Misc Memory Models
      • Non volatile Memory Models
      • SDRAM Memory Models
      • SRAM Memory Models
    • SimXL - Emulation Models
      • MIPI Synthesizable Transactors
      • Networking and SOC Synthesizable Transactors
      • Automotive And Serial Bus Synthesizable Transactors
      • Storage And Video Synthesizable Transactors
      • DDR SDRAM Memory Synthesizable Transactors
      • Low Power Memory Synthesizable Transactors
      • Graphics Memory Synthesizable Transactors
      • Flash Memory Synthesizable Transactors
      • High Bandwidth Memory Synthesizable Transactors
      • SDRAM Memory Synthesizable Transactors
      • SRAM Memory Synthesizable Transactors
      • Non volatile Memory Synthesizable Transactors
      • DIMM Memory Synthesizable Transactors
      • Misc Memory Synthesizable Transactors
      • DFI Synthesizable Transactors
    • Formal Verification IPs (Assertion IP)
      • Networking and SOC Assertion IPs
      • DDR SDRAM Memory Assertion IPs
      • Low Power Memory Assertion IPs
      • Graphics Memory Assertion IPs
      • High Bandwidth Memory Assertion IPs
      • SDRAM Memory Assertion IPs
      • DFI Assertion IPs
      • Serial Assertion IPs
    • Post Silicon Validation IPs
      • MIPI Post Silicon Validation IPs
    • Design IPs
      • DDR Controller Design IPs
      • Ethernet Design IPs
      • Serial Bus Design IPs
      • Audio Video Design IPs
      • MIPI Design IPs
      • Automotive Design IPs
      • Bridge Design IPs
      • DMA Controller Design IPs
      • Flash Controller Design IPs
      • High Speed Design IPs
  • Customers
  • News & Events
  • Support
  • Contact Us
Products

MIPI SLIMBUS Synthesizable Transactor

MIPI SLIMBUS Synthesizable Transactor

MIPI SLIMbus Synthesizable Transactor provides a smart way to verify the MIPI SLIMbus component of a SOC or a ASIC in Emulator or FPGA platform.The SmartDV's MIPI SLIMbus Synthesizable Transactor is fully compliant with standard MIPI SLIMbus 1.01.01/2.0 Specification and provides the following features.

Features
  • Supports 1.01.01/2.0 MIPI SLIMbus Specification
  • Supports organized TDM frame structure which allows SLIMbus to carry Control and Data information
  • Supports unidirectional CLK line
  • Supports up to eight bi-directional DATA line
  • Enumeration for device is supported
  • Supports Arbitration mechanism to access the port
  • Supports limited retransmission of Messages
  • Supports Frame layer to interleave Control space and data space in a Sub frame
  • Ports make use of Isochronous, Pushed, Pulled and Asynchronous Protocols
  • Supports all Core Message types
  • Supports user Defined protocol
  • Supports Flow control mechanism
  • Supports Collision Detection for Message channel as well as for Data channel
  • MIPI SLIMbus Synthesizable Transactor comes with complete test suite to test every feature of MIPI SLIMbus specification
  • Supports error injection and error detection
  • Supports various Error Management mechanisms
    • Error on Segments
    • Framing error
    • Parity error
    • Messaging error
    • Error on Synchronization
    • CRC error
Benefits
  • Compatible with testbench writing using SmartDV's VIP
  • All UVM sequences/testcases written with VIP can be reused
  • Runs in every major emulators environment
  • Runs in custom FPGA platforms
MIPI SLIMbus Synthesizable Transactor Env

    Note: Only mails from offical mail ID will be processed

    Request Datasheet
    Request Evaluation

    SmartDV's MIPI SLIMbus Synthesizable Transactor env contains following:

  • Synthesizable transactors
  • Complete regression suite containing all the MIPI SLIMbus testcases
  • Examples showing how to connect various components, and usage of Synthesizable Transactor
  • Detailed documentation of all DPI, class, task and functions used in verification env
  • Documentation also contains User's Guide and Release notes

About SmartDV
Partners
Careers
Products
Customers
News & Events

Verification IP
Memory Models
SimXL - Emulation Models
Formal Verification IP (Assertion IP)
Post-Silicon Validation IP
Design IP

info@smart-dv.com

Contact Us
Support

Copyright © SmartDV Technologies India Private Limited All rights reserved.