DDR3 Synthesizable Transactor provides a smart way to verify the DDR3 component of a SOC or a ASIC in Emulator or FPGA platform. The SmartDV's DDR3 Synthesizable Transactor is fully compliant with standard DDR3 Specification and provides the following features.
- Features
-
- Supports 100% of DDR3 protocol standard JESD79-3F
- Supports all the DDR3 commands as per the specs
- Supports up to 8 GB device density:
- Supports following devices:
- Supports all speed grades as per specification
- Supports programmable write latency and read latency
- Supports 8 internal banks
- Supports programmable burst lengths: 4, 8
- Supports following burst order:
- Checks for following:
- Check-points include power up,initialization and power off rules
- State based rules, active command rules
- Read/Write command rules etc
- All timing violations
- Supports all mode registers programming
- Supports write data mask
- Supports power down features
- Supports automatic self refresh
- Supports self refresh modes
- Supports DLL
- Supports write leveling
- Supports ZQ calibration
- Supports ODT(On-Die Termination)
- Supports full-timing as well as behavioral versions in one model
- Supports all timing delay ranges in one model: min, typical and max
- Supports on-the-fly for burst length
- Models, detects and notifies the test bench of significant events such as transactions, warnings, timing and protocol violations
- Benefits
-
- Compatible with testbench writing using SmartDV's VIP
- All UVM sequences/testcases written with VIP can be reused
- Runs in every major emulators environment
- Runs in custom FPGA platforms
- DDR3 Synthesizable Transactor Env
-
SmartDV's DDR3 Synthesizable Transactor env contains following:
- Synthesizable transactors
- Complete regression suite containing all the DDR3 testcases
- Examples's showing how to connect and usage of Synthesizable Transactor
- Detailed documentation of all DPI, class, task and function's used in verification env
- Documentation also contains User's Guide and Release notes