HBM3 DFI Verification IP provides an smart way to verify the HBM3 DFI component of a SOC or a ASIC. The SmartDV's HBM3 DFI Verification IP is fully compliant with standard DFI Specification and provides the following features.
HBM3 DFI Verification IP
is supported natively in SystemVerilog, VMM, RVM, AVM, OVM, UVM, Verilog, SystemC, VERA, Specman E and non-standard verification env
HBM3 DFI Verification IP
comes with optional Smart Visual Protocol Debugger (Smart ViPDebug), which is GUI based debugger to speed up debugging.
- Features
-
- Compliant with DFI version 4.0 or 5.0 Specifications.
- DFI-HBM3 Applies to :
- HBM3 protocol draft JEDEC specification version 0.93.
- Supports for Read data bus inversion.
- Supports for Write data bus inversion.
- Supports 16,32 or 48 banks per channel based on device density and channel.
- Supports WDQS-to-CK training.
- Supports programmable READ/WRITE Latency timings.
- Supports Bank grouping.
- Supports all Interface Groups.
- Supports DRAM Clock disabling feature.
- Supports Data bit enable/disable feature.
- Supports 1:1, 1:2 and 1:4 MC to PHY frequency ratio.
- Supports frequency change protocol.
- Supports device density up to 32GB.
- Supports 2 Pseudo channels per channel.
- Supports Self-Refresh Modes.
- Supports IEEE standard 1500.
- Supports Low power control features.
- Supports Error signaling.
- Supports DFI Read/Write Chip Select.
- Supports all types of timing and protocol violations detection for timing parameters like tphy_wrlat ,tphy_wrdata,trd_dataen and tphy_rdlat delays.
- Constantly monitors DFI behavior during simulation.
- Protocol checker fully compliant with DFI 4.0 or 5.0 Specifications.
- Bus-accurate timing for min, max and typical values.
- Notifies the test bench of significant events such as transactions, warnings.
- Built in functional coverage analysis.
- Supports callbacks, so that user can access the data observed by monitor.
- Benefits
-
- Faster test bench development and more complete verification of HBM3 DFI designs.
- Easy to use command interface simplifies monitor control and configuration.
- Simplifies results analysis.
- Runs in every major simulation environment.
- HBM3 DFI Verification Env
-
SmartDV's HBM3 DFI Verification env contains following.
- Complete regression suite containing all the HBM3 DFI testcases.
- Complete UVM/OVM sequence library for HBM3 DFI controller.
- Examples showing how to connect and usage of Model.
- Detailed documentation of all classes, tasks and functions used in verification env.
- Documentation also contains User's Guide and Release notes.