DDR3 3DS Memory Model provides an smart way to verify the DDR3 3DS component of a SOC or a ASIC. The SmartDV's DDR3 3DS memory model is fully compliant with standard DDR3 3DS Specification and provides the following features. Better than Denali Memory Models.
DDR3 3DS Memory Model is supported natively in SystemVerilog, VMM, RVM, AVM, OVM, UVM, Verilog, SystemC, VERA, Specman E and non-standard verification env
DDR3 3DS Memory Model comes with optional Smart Visual Protocol Debugger (Smart ViPDebug), which is GUI based debugger to speed up debugging.
- Features
-
- Supports DDR3 3DS memory devices from all leading vendors.
- Supports 100% of DDR3 3DS protocol standard JESD79-3-3.
- Supports all the DDR3 3DS commands as per the specs.
- Supports up to 64GB device density.
- Supports 64 internal banks.
- Supports the following devices.
- Supports all speed grades as per specification.
- Quickly validates the implementation of the DDR3 3DS standard JESD79-3-3.
- Supports Programmable Write latency and Read latency.
- Supports On-the-fly for burst length.
- Supports Programmable burst length:4,8.
- Checks for following
- Check-points include power up, initialization and power off rules
- State based rules, Active Command rules
- Read/Write Command rules etc.,
- All timing violations
- Supports for All Mode registers programming.
- Supports for Write data Mask.
- Supports for input clock stop and frequency change.
- Supports for Power Down features.
- Supports for DLL.
- Supports for Write leveling.
- Supports for ZQ Calibration.
- Supports for Self refresh mode.
- Supports for ODT(On-Die Termination).
- Supports for full-timing as well as behavioral versions in one model.
- Supports for all timing delay ranges in one model: min, typical and max.
- Protocol checker fully compliant with DDR3 3DS Specification JESD79-3-3.
- Models, detects and notifies the test bench of significant events such as transactions, warnings, timing and protocol violations.
- Constantly monitors DDR3 3DS behavior during simulation.
- Built in functional coverage analysis.
- Supports Callbacks, so that user can access the data observed by monitor.
- Benefits
-
- Faster testbench development and more complete verification of DDR3 3DS designs.
- Easy to use command interface simplifies monitor control and configuration.
- Simplifies results analysis.
- Runs in every major simulation environment.
- DDR3 3DS Verification Env
-
SmartDV's DDR3 3DS Verification env contains following.
- Complete regression suite containing all the DDR3 3DS testcases.
- Examples showing how to connect and usage of Model.
- Detailed documentation of all class, task and function's used in verification env.
- Documentation also contains User's Guide and Release notes.