• Home
  • About Us
    • Partners
    • Careers
  • Products
    • Verification IPs
      • MIPI Verification IPs
      • Networking and SOC Verification IPs
      • Automotive And Serial Bus Verification IPs
      • Storage And Video Verification IPs
    • Memory Models
      • DDR SDRAM Memory Models
      • DFI Verification IPs
      • DIMM Memory Models
      • Flash Memory Models
      • Graphics Memory Models
      • High Bandwidth Memory Models
      • Low Power Memory Models
      • Misc Memory Models
      • Non volatile Memory Models
      • SDRAM Memory Models
      • SRAM Memory Models
    • SimXL - Emulation Models
      • MIPI Synthesizable Transactors
      • Networking and SOC Synthesizable Transactors
      • Automotive And Serial Bus Synthesizable Transactors
      • Storage And Video Synthesizable Transactors
      • DDR SDRAM Memory Synthesizable Transactors
      • Low Power Memory Synthesizable Transactors
      • Graphics Memory Synthesizable Transactors
      • Flash Memory Synthesizable Transactors
      • High Bandwidth Memory Synthesizable Transactors
      • SDRAM Memory Synthesizable Transactors
      • SRAM Memory Synthesizable Transactors
      • Non volatile Memory Synthesizable Transactors
      • DIMM Memory Synthesizable Transactors
      • Misc Memory Synthesizable Transactors
      • DFI Synthesizable Transactors
    • Formal Verification IPs (Assertion IP)
      • Networking and SOC Assertion IPs
      • DDR SDRAM Memory Assertion IPs
      • Low Power Memory Assertion IPs
      • Graphics Memory Assertion IPs
      • High Bandwidth Memory Assertion IPs
      • SDRAM Memory Assertion IPs
      • DFI Assertion IPs
      • Serial Assertion IPs
    • Post Silicon Validation IPs
      • MIPI Post Silicon Validation IPs
    • Design IPs
      • DDR Controller Design IPs
      • Ethernet Design IPs
      • Serial Bus Design IPs
      • Audio Video Design IPs
      • MIPI Design IPs
      • Automotive Design IPs
      • Bridge Design IPs
      • DMA Controller Design IPs
      • Flash Controller Design IPs
      • High Speed Design IPs
  • Customers
  • News & Events
  • Support
  • Contact Us
Products

USB3.x HUB IIP

USB3.x HUB IIP

USB3.x Hub interface provides full support for the USB3.x synchronous serial interface, compatible with USB 3.0/3.1/3.2 specification. Through its USB3.x compatibility, it provides a simple interface to a wide range of low-cost devices. USB3.x Hub IIP is proven in FPGA environment. The host interface of the USB3.x Hub can be simple interface or can be AMBA AHB, AMBA AXI, VCI, OCP, Avalon, PLB, Tilelink, Wishbone or Custom protocol.

USB3.x HUB IIP is supported natively in Verilog and VHDL

Features
  • USB 3.0/3.1/3.2 Common support
    • Compliant with USB 3.0/3.1/3.2 specification
    • Supports Superspeed USB 3.0, SuperSpeedPlus 3.1, 3.2
    • Configurable number of Configurations, Interfaces, Alternative Interfaces and Endpoints
    • Configurable PIPE Interface width 8, 16 or 32 bits
    • Supports Low frequency periodic signaling (LFPS) for initialization and power management(U1, U2 & U3)
    • Supports Interrupt/Bulk/Isochronous/Control Transfers
    • Control transfers supported by Endpoint 0
    • Separate Endpoint Buffers for IN bound and OUT bound packets
    • Supports lane polarity inversion
    • Supports Bulk Streaming
    • Supports extensible Host Controller Interface(xHCI)
    • Supports Scrambler/Descrambler
    • Option to enable/disable scrambling
    • CRC checking and generation
    • Implements Type 1 and 2 Buffers in case of USB 3.1 SSP.
    • Supports LFPS Signaling and for SSP supports SCD/LBPM Messaging
    • Option to enable/disable scrambling
    • Supports Master and Slave Loopback mode for PHY layer testing
    • Supports Compliance mode entry as per specification.
    • Optional Support for Type C Connector Interface
    • Implements all downstream flowing traffic ordering and buffering rules.
    • Implements all upstream flowing ordering and buffering rules.
    • Supports Protocol Layer Error Handling.
    • Supports PTM
    • Supports USB Suspend state and supports remote wakeup devices.
    • Supports all SS/SSP Link Power Management States – U1, U2, U3
    • Supports system low power and related system states such as Sleep, Hibernate, Warm/ Cold boot etc.
    • Support for clock gating and multi-power-well support
    • This core achieves ASIL B and can be made to achieve ASIL D as per ISO26262.
  • USB 3.0
    • Supports Gen1 super speed with 5GT/s data rate
    • Supports single lane
    • Supports ADP,HNP,SRP and RSP
    • Supports LCRD_A to LCRD_D Credits
  • USB 3.1
  • In addition to USB3.0 features,USB3.1 supports the following features
    • Supports SuperSpeedPlus LFPS Based PWM Message (LBPM)
    • Supports Gen2 with SuperSpeedPlus and Gen1 with Super speed
    • Supports specific LFPS patterns(SCD1/SCD2) for Super speed plus ports
    • Supports SuperSpeedPlus Precision Time Measurement
    • Supports SuperSpeedPlus Transaction Reordering for periodic and asynchronous packet
    • Supports Length field replica
    • Supports Endpoint companion descriptor
    • Supports Type-A and Type-B credits
    • Supports 128B/132B Encoding/Decoding
  • USB 3.2
  • In addition to USB3.0 and USB3.1 features, USB 3.2 supports the following features.
    • Supports Dual lane
    • Supports Gen2 with SuperSpeedPlus and Gen1 with Super speed
    • Supports Deskew buffer
    • Supports Data striping in dual lanes
    • Supports Configuration summary descriptor
    • Supports link error count and soft error count
    • Supports retimer connectivity models
    • Supports all the Retimer state machine states[RTSM]
    • Supports SRIS and Bit-Level Retimers functionality
    • Supports Retimer presence announcement through LBPM
  • Support DMA (Optional)
  • Fully synthesizable.
  • Static synchronous design.
  • Positive edge clocking and no internal tri-states.
  • Scan test ready.
  • Simple interface allows easy connection to microprocessor/microcontroller devices
Benefits
  • Single Site license option is provided to companies designing in a single site.
  • Multi Sites license option is provided to companies designing in multiple sites.
  • Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
  • Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.
Deliverables

    Note: Only mails from offical mail ID will be processed

    Request Datasheet
    Request Evaluation

    SmartDV's USB3.x Hub IP contains following

  • The USB3.x Hub interface is available in Source and netlist products.
  • The Source product is delivered in verilog. If needed VHDL, SystemC code can also be provided.
  • Easy to use Verilog Test Environment with Verilog Testcases
  • Lint, CDC, Synthesis, Simulation Scripts with waiver files
  • IP-XACT RDL generated address map
  • Firmware code and Linux driver package
  • Documentation contains User's Guide and Release notes.
  • ISO26262 Safety Manual (SAM) Document
  • ISO26262 Failure Modes, Effects and Diagnostics Analysis (FMEDA) Document

About SmartDV
Partners
Careers
Products
Customers
News & Events

Verification IP
Memory Models
SimXL - Emulation Models
Formal Verification IP (Assertion IP)
Post-Silicon Validation IP
Design IP

info@smart-dv.com

Contact Us
Support

Copyright © SmartDV Technologies India Private Limited All rights reserved.