SPI Master/Slave Controller interface provides full support for the two-wire SPI synchronous serial interface, compatible with SPI version Block Guide 4.01 standard. Through its SPI compatibility, it provides a simple interface to a wide range of low-cost devices. SPI Slave To AHB Bridge IIP is proven in FPGA environment.The host interface of the SPI can be AMBA APB, AMBA AHB, AMBA AHB-Lite, AMBA AXI, AMBA AXI-Lite, VCI, OCP, Avalon, PLB, Tilelink, Wishbone or Custom protocol.
SPI Master/Slave Controller IIP is supported natively in Verilog and VHDL
- Features
-
- Compliant with SPI Block Guide 4.01 Standard.
- Supports both slave and master operations.
- Master and Slave can be enabled and disabled individually.
- Single, dual, quad and octal serial data lines
- In built DMA controller for Slave (Optional)
- In built Host controller interface for command queue based Master command processing (Optional)
- Up to 16 slaves supported under master control
- Supports multi master operation.
- Mode fault error flag with CPU interrupt capability.
- Serial clock with programmable polarity and phase.
- LSB or MSB mode
- Supports flexible Serial clock generation
- Full duplex and half duplex operation.
- Bi-directional mode.
- Supports any kind of SPI transactions to access any kind of SPI slave device.
- Fully synthesizable
- Static synchronous design
- Positive edge clocking and no internal tri-states
- Scan test ready
- Simple interface allows easy connection to microprocessor/microcontroller devices
- Benefits
-
- Single Site license option is provided to companies designing in a single site.
- Multi Sites license option is provided to companies designing in multiple sites.
- Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
- Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.
- Deliverables
-
SmartDV's SPI Master/Slave Controller IP contains following.
- The SPI Master/Slave Controller interface is available in Source and netlist products.
- The Source product is delivered in verilog. If needed VHDL, SystemC code can also be provided.
- Easy to use Verilog Test Environment with Verilog Testcases
- Lint, CDC, Synthesis, Simulation Scripts with waiver files
- IP-XACT RDL generated address map
- Firmware code and Linux driver package
- Documentation contains User's Guide and Release notes.