• Home
  • About Us
    • Partners
    • Careers
  • Products
    • Verification IPs
      • MIPI Verification IPs
      • Networking and SOC Verification IPs
      • Automotive And Serial Bus Verification IPs
      • Storage And Video Verification IPs
    • Memory Models
      • DDR SDRAM Memory Models
      • DFI Verification IPs
      • DIMM Memory Models
      • Flash Memory Models
      • Graphics Memory Models
      • High Bandwidth Memory Models
      • Low Power Memory Models
      • Misc Memory Models
      • Non volatile Memory Models
      • SDRAM Memory Models
      • SRAM Memory Models
    • SimXL - Emulation Models
      • MIPI Synthesizable Transactors
      • Networking and SOC Synthesizable Transactors
      • Automotive And Serial Bus Synthesizable Transactors
      • Storage And Video Synthesizable Transactors
      • DDR SDRAM Memory Synthesizable Transactors
      • Low Power Memory Synthesizable Transactors
      • Graphics Memory Synthesizable Transactors
      • Flash Memory Synthesizable Transactors
      • High Bandwidth Memory Synthesizable Transactors
      • SDRAM Memory Synthesizable Transactors
      • SRAM Memory Synthesizable Transactors
      • Non volatile Memory Synthesizable Transactors
      • DIMM Memory Synthesizable Transactors
      • Misc Memory Synthesizable Transactors
      • DFI Synthesizable Transactors
    • Formal Verification IPs (Assertion IP)
      • Networking and SOC Assertion IPs
      • DDR SDRAM Memory Assertion IPs
      • Low Power Memory Assertion IPs
      • Graphics Memory Assertion IPs
      • High Bandwidth Memory Assertion IPs
      • SDRAM Memory Assertion IPs
      • DFI Assertion IPs
      • Serial Assertion IPs
    • Post Silicon Validation IPs
      • MIPI Post Silicon Validation IPs
    • Design IPs
      • DDR Controller Design IPs
      • Ethernet Design IPs
      • Serial Bus Design IPs
      • Audio Video Design IPs
      • MIPI Design IPs
      • Automotive Design IPs
      • Bridge Design IPs
      • DMA Controller Design IPs
      • Flash Controller Design IPs
      • High Speed Design IPs
  • Customers
  • News & Events
  • Support
  • Contact Us
Products

Quad SPI Master IIP

Quad SPI Master IIP

QUAD SPI MASTER is full-featured, easy-to-use, synthesizable design, compatible with standard protocol of SPI Vendor Specifications.Through its QUAD SPI compatibility,it provides a simple interface to a wide range of low-cost devices. QUAD SPI MASTER IIP is proven in FPGA environment.The host interface of the QUAD SPI MASTER can be AMBA APB, AMBA AHB, AMBA AHB-Lite, AMBA AXI, AMBA AXI-Lite, VCI, OCP, Avalon, PLB, Tilelink, Wishbone or Custom protocol.

Quad SPI Master IIP is supported natively in Verilog and VHDL

Features
  • Compliant with features of Vendors such as Macronix, Winbond, Cypress and Micron SPI Specifications.
  • Full QUAD SPI Master Functionality.
  • Supporting Operating Modes: Single I/O, Dual I/O and QUAD I/O with Single and Double Transfer Rate (STR and DTR).
  • Supports Frequency up to 166MHz
  • Supporting Resets: Software Reset using Reset Command and Hardware Reset using Reset Pin
  • Support 3-byte and 4-byte Addressing Capability to Enable Memory Access Beyond 128Mb
  • Configuration Capability:
    • Volatile and Non-Volatile Configuration register settings to change the mode of the model, dummy cycle numbers for FAST Read Operation and 3-byte and 4-byte Addressing
  • Supports a Wide Range of Device densities from 256Mb to 2Gb
  • Supports Preamble bit to inputted the Selected Preamble Pattern to the Dummy cycle
  • Configurable Transmit/Receive Data FIFO.
  • Direct Memory Access (DMA) support.
  • Supports of Fast Boot will have an ability to automatically execute read operation After Power on Reset or cycles without any Read command based on the Configuration of Fast Read Boot Register Values.
  • Supported Read Instructions:
    • READ
    • FAST READ
    • 2READ
    • DREAD
    • 4READ
    • QREAD
  • Supported Write Instructions:
    • Page Program
    • Dual Page Program and
    • Quad Page Program
  • Supports of Burst Length Command, user can to set 16-byte, 32-byte and 64-byte Wrap Bursts for Read Commands
  • Deep power down mode Support (Does not accept other commands except Release and Exit from the Deep Power Down Command)
  • Also supports Commands like Erase Commands, Security and Write Protection Commands with some other Additional Functionalities and Timing Commands
  • AHB Slave Interface for Register Programming and PIO data Transfer.
  • AHB Master Interface for DMA Transfer.
  • Fully synthesizable.
  • Static synchronous design.
  • Scan test ready.
  • Simple interface allows easy connection to microprocessor/microcontroller devices.
Benefits
  • Single Site license option is provided to companies designing in a single site.
  • Multi Sites license option is provided to companies designing in multiple sites.
  • Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
  • Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.
Deliverables

    Note: Only mails from offical mail ID will be processed

    Request Datasheet
    Request Evaluation

    SmartDV's QUAD SPI MASTER IP contains following

  • The QUAD SPI MASTER interface is available in Source and netlist products
  • The Source product is delivered in verilog.If needed, VHDL and SystemC can also be provided
  • Easy to use Verilog Test Environment with Verilog Testcases
  • Lint, CDC, Synthesis, Simulation Scripts with waiver files
  • IP-XACT RDL generated address map
  • Firmware code and linux driver package
  • Documentation contains User's Guide and Release notes

About SmartDV
Partners
Careers
Products
Customers
News & Events

Verification IP
Memory Models
SimXL - Emulation Models
Formal Verification IP (Assertion IP)
Post-Silicon Validation IP
Design IP

info@smart-dv.com

Contact Us
Support

Copyright © SmartDV Technologies India Private Limited All rights reserved.